





# Module 1: Fundamentals and basics in COA

Course Name: Computer Architecture and organization[22CSE104]

Total Hours: 12









- Aim
- Objectives
- Functional Units
- Basic Operational Concepts
- Bus Structure
- Performance
- Multi Processors and Multi-computers
- Encoders

- Demultiplexers
- Programmable Logic Arrays(PLAs)
- Digital Logic Circuits
- Basic Logic Functions
- Synthesis of Logic Functions Using AND, OR and NOT Gates
- Minimization of Logic Expressions



























- Synthesis with NAND and NOR Gates
- Flip Flops
- Self Assessments
- Activities
- Did You Know
- Summary
- Terminal Questions































To equip students in the fundamentals and understanding the Concepts of Interconnections of Computers and make them to design the Logic Gates.





X

X

X



Objective

- a. Discuss on the various basic concepts and Structure of Computers.
- b. Understanding different types of Logic Functions and Synthesis Techniques
- c. Understanding and practice of Designing Encoders and Demutiplexers





 $\overset{+}{\mathsf{X}}$ 

X

×



- Computer organization is concerned with the way that the hardware components of a computer system are arranged and interact with each other to carry out tasks.
- This includes the design of individual components such as the CPU, memory, and input/output devices, as well as the way that they are connected to each other to form a functioning system.
- Computer organization also deals with issues such as how data is stored and accessed, and how instructions are executed.
- Computer organization is concerned with the physical implementation like Circuit Design, Peripherals and Adders.
- Interconnection and communication between components, such as the bus structure, memory hierarchy, and input/output systems.
- It is frequently called as Micro Architecture.









X















- Computer architecture is concerned with the overall design and structure of a computer system, including not only the hardware components, but also the software that controls them and the way that users interact with the system.
- Computer architecture is concerned with issues such as how data is processed, how programs are executed, and how the system is designed to meet the needs of different types of users and applications.
- It involves the logical functions such as Instruction sets, Data types, Registers and Addressing modes.
- Computer architecture is concerned with optimizing the performance of a computer system and ensuring that it can execute instructions quickly and efficiently.
- Computer Architecture is also called Instruction Set Architecture (ISA).























# **Functional Units of a Computer**

# Block diagram of computer









- Computers accept coded information through input units.
- The most common input device is the keyboard.
- When we give the input the corresponding letter or digit is automatically translated into its corresponding binary code and transmitted to the processor.
- Human-computer interaction are available, including the touchpad, mouse, joystick, and trackball.
- Graphic input devices in conjunction with displays.
- Microphones can be used to capture audio input which is then sampled and converted into digital codes for storage and processing.
- Cameras can be used to capture video input.
- Digital communication facilities, such as the Internet, can also provide input to a computer from other computers and database servers.























- The function of the memory unit is to store programs and data.
- There are two classes of storage, called primary and secondary.
- Primary Memory Primary memory, also called main memory, is a fast memory that operates at electronic speeds.
- The number of bits in each word is referred to as the word length of the computer, typically 16, 32, or 64 bits.
- A memory in which any location can be accessed in a short and fixed amount of time after specifying its address is called a random-access memory (RAM).
- The time required to access one word is called the memory access time. (MAT)
- This time is independent of the location of the word being accessed. It typically ranges from a few nanoseconds (ns) to about 100 ns for current RAM units





X

X

X



















- Smaller, faster RAM unit, called a cache, is stored between CPU and main memory.
- The cache is tightly coupled with the processor and is usually contained on the same integrated-circuit chip.
- The purpose of the cache is to facilitate high instruction execution rates at faster Execution rates.
- At the start of program execution, the cache is empty.
- As execution proceeds, instructions are fetched into the processor chip, and a copy of each is placed in the cache.
- When the execution of an instruction requires data, located in the main memory, the data are fetched and copies are also placed in the cache.







×

















X

X



- Secondary Storage are additional, less expensive is used to store large amounts of data.
- Access times for secondary storage are longer than for primary memory.
- The devices available are including magnetic disks, optical disks (DVD and CD), and flash memory devices.



























# **Arithmetic and Logic Unit(ALU)**

- Computer operations are executed in the arithmetic and logic unit (ALU) of the processor.
- Arithmetic operations Addition, Subtraction, Multiplication, Division.
- Logical Operations AND, OR, NOT
- When operands are brought into the processor, they are stored in high-speed storage elements called registers.
- Each register can store one word of data.
- Access times to registers are even shorter than access times to the cache unit on the processor chip.







X

X

X















- The control unit controls and coordinate all the activities that sends control signals to other units.
- Memory, arithmetic and logic, and I/O units store and process information and perform input and output operations.
- Control units are responsible for generating the timing signals that govern the transfers.
- Data transfers between the processor and the memory are also managed by the control unit through timing signals.
- A large set of control lines carries the signals used for timing and synchronization of events in all units.

























X



- Output unit function is to send processed results to the outside world.
- A familiar example of such a device is a printer.
- laser printers, or ink jet streams. Such printers may generate output at speeds of 20 or more pages per minute.
- Graphic displays provide both an output function showing text and graphics and an input function, through touchscreen capability.

























- The operation of a computer can be summarized as follows:
- The computer accepts information in the form of programs and data through an input unit and stores it in the memory.
- Information stored in the memory is fetched and send to arithmetic and logic unit where it is processed.
- Processed information leaves the computer through an output unit.
- All activities in the computer are directed by the control unit.



























## **Basic operational Concepts**



Figure: Connection between MM & Processor





X

X

X

Х



- Register serves as a quick memory for accepting, storing, and sending data and instructions to the CPU.
- A register is a collection of flip-flops, Single bit digital data is stored using flip-flops.
- By combining many flip-flops, the storage capacity can be extended to accommodate a huge number of bits.



























- **Fetch:** The Fetch Operation is used to retrieve user-provided instructions that have been stored in the main memory. Registers are used to fetch these instructions.
- **Decode:** The Decode Operation is used to interpret the Instructions, which means that the CPU will determine which Operation has to be carried out on the Instructions after the Instructions have been decoded.
- Execute: The CPU manages the Execute Operation. The results that the CPU generates are then stored in the memory before being presented on the user screen.



























• Types of Registers:

 $\overset{\times}{\times}$ 

×

- Status and control registers.
- General-purpose data registers.
- Special purpose register.







- Status and control register report and allow the modification of the state of the processor and of the Program to be executed.
- Instruction Format:
- Address 0-11bits
- Opcode 12-14 bits
- I 14-15 bits

OPCODE

ADDRESS

























# **General-Purpose Data Registers**

### • General-Purpose Data Registers:

- General purpose registers are extra registers that are present in the CPU and are utilized anytime data or a memory location is required.
- They are used to store the data temporarily.
- Operands for logical and arithmetic operations
- Operands for address calculation
- Memory pointers

×



























- Special Purpose Registers:
- PC (program Counter) Keep track of the program Which are being Executed.
- It contains the address of the Next Instruction to be fetched and Executed.
- IR (Instruction Register)contains of the Instructions which is currently being Executed.
- MAR(Memory Address Register)Address of the Location from the Memory.
- MDR(Memory Data Register)Data which is read from the main memory.

























×

X



- The bus is a communication channel.
- The characteristic of the bus is shared transmission media.
- The limitation of a bus is only one transmission at a time.
- A bus used to communicate between the major components of a computer is called a **System bus**.





























# **Block Diagram of Bus Structure**





























# **Categories of Bus Structure**

System bus contains 3 categories of lines used to provide the communication between the CPU, memory and IO named as:

- 1. Address lines (AL) 2. Data lines (DL) 3. Control lines (CL)
- 1. Address Lines:
- •Used to carry the address to memory and IO.
- •Unidirectional.
- •Based on the width of an address bus we can determine the capacity of a main memory

























### **Data Lines**

- 2. Data Lines:
- Used to carry the binary data between the CPU, memory and IO.
- Bidirectional.
- Based on the width of a data bus we can determine the word length of a CPU.
- Based on the word length we can determine the performance of a CPU.





























- 3. Control Lines:
- Used to carry the control signals and timing signals
- Control signals indicate the type of operation.
- Timing Signals are used to synchronize the memory and IO operations with a CPU clock.
- Typical Control Lines may include Memory Read/Write, IO Read/Write, Bus Request/Grant, etc.



























• Performance refers to the speed and efficiency at which a computer system can execute tasks and process data.

- 1. Processor speed: The speed of the processor, measured in GHz (gigahertz), determines how quickly the computer can execute instructions and process data.
- 2. Memory: The amount and speed of the memory, including RAM (random access memory) and cache memory, can impact how quickly data can be accessed and processed by the computer.
- 3. Storage: The speed and capacity of the storage devices, including hard drives and solid-state drives (SSDs), can impact the speed at which data can be stored and retrieved.
- **4. I/O devices:** The speed and efficiency of input/output devices, such as keyboards, mice, and displays, can impact the overall performance of the system.
- **5. Software optimization:** The efficiency of the software running on the system, including operating systems and applications, can impact how quickly tasks can be completed.









X

















- Reducing Time Complexity.
- Upgrading Hardware Components
- Optimizing Software
- Addressing Bottlenecks in the system.























**Software:** software as a collection of programs, data, and documentation that performs a set of tasks on a computer system.

Operating Systems: The book explains that an operating system is a program that manages the hardware and software resources of a computer system. It provides a user interface, manages memory and processes, and controls input/output devices. various types of operating systems, including batch, time-sharing, and real-time operating systems.

Compilers: compiler is a software program that translates source code written in a high-level programming language into machine language that can be executed by a computer. process of compiling, including lexical analysis, syntax analysis, semantic analysis, code generation, and optimization.

Assemblers: assembler is a software program that translates assembly language code into machine language. The process of assembly, including lexical analysis, syntax analysis, and code generation.

Interpreters: interpreter is a software program that executes source code written in a high-level programming language without first translating it into machine language. process of interpreting, including lexical analysis, syntax analysis, and execution.

Software Development: the process of software development, including requirements gathering, design, coding, testing, and x maintenance. It explains various software development models, including the waterfall model, the spiral model, and the agile model.





X

X

X



### **Multi Processor**

### • 1. Multiprocessor:

A Multiprocessor is a computer system with two or more central processing units (CPUs) share full access to a common RAM.

- The main objective of using a multiprocessor is to boost the system's execution speed, with other objectives being fault tolerance and application matching.
- There are two types of multiprocessors, one is called shared memory multiprocessor and another is distributed memory multiprocessor.
- In shared memory multiprocessors, all the CPUs shares the common memory but in a distributed memory multiprocessor, every CPU has its own private memory.

































X

 $\overset{\scriptscriptstyle{+}}{\times}$ 

×

× ×

X

× ×



- 1. As a uniprocessor, such as single instruction, single data stream (SISD).
- 2. As a multiprocessor, such as single instruction, multiple data stream (SIMD), which is usually used for vector processing.
- 3. Multiple series of instructions in a single perspective, such as multiple instruction, single data stream (MISD), which is used for describing hyper-threading or pipelined processors.
- 4. Inside a single system for executing multiple, individual series of instructions in multiple perspectives, such as multiple instruction, multiple data stream (MIMD).



























- A <u>multicomputer system</u> is a computer system with multiple processors that are connected together to solve a problem.
- Each processor has its own memory and it is accessible by that particular processor and those processors can communicate with each other via an interconnection network.
- As the multicomputer is capable of messages passing between the processors, it is possible to divide the task between the processors to complete the task.
- Hence, a multicomputer can be used for distributed computing.
- It is cost effective and easier to build a multicomputer than a multiprocessor.



























X

X

Multicomputer







X

 $\overset{\scriptscriptstyle{+}}{\mathsf{X}}$ 

X

×

×

×



×

#### **Encoder**

- An encoder is a digital circuit that converts a set of binary inputs into a unique binary code.
- The binary code represents the position of the input and is used to identify the specific input that is active.
- Encoders are commonly used in digital systems to convert a parallel set of inputs into a serial code.
- An Encoder is a **combinational circuit** that performs the reverse operation of Decoder.
- It has maximum of **2**^**n** input lines and 'n' output lines, hence it encodes the information from 2^n inputs into an n-bit code. It will produce a binary code equivalent to the input, which is active High.
- Therefore, the encoder encodes 2<sup>n</sup> input lines with 'n' bits.







X



















# 4:2 Encoder

- 4:2 Encoder
- The 4 to 2 Encoder consists of **four inputs Y3, Y2, Y1 & Y0 and two outputs A1 & A0**. At any time, only one of these 4 inputs can be '1' in order to get the respective binary code at the output. The figure below shows the logic symbol of 4 to 2 encoder:







X

X



X

# **Truth Table**

• 4:2 Encoder

|           | INPUTS |    |    | OUT | PUTS |
|-----------|--------|----|----|-----|------|
| <b>Y3</b> | Y2     | Y1 | YO | A1  | AO   |
| 0         | О      | О  | 1  | О   | 0    |
| 0         | O      | 1  | О  | О   | 1    |
| 0         | 1      | О  | О  | 1   | 0    |
| 1         | 0      | 0  | 0  | 1   | 1    |









X

# **Implementation**

- Logical Expression for A0 and A1
- A1=Y3+Y2
- A0=Y3+Y1























# 000

## 8:3 Encoder (Octal to Binary)

- 8:3 Encoder (Octal to Binary)
- The 8 to 3 Encoder or octal to Binary encoder consists of **8 inputs**: Y7 to Y0 and **3 outputs**: A2, A1 & A0. Each input line corresponds to each octal digit and three outputs generate corresponding binary code. The figure below shows the logic symbol of octal to binary encoder:













X









# TRUTH TABLE

X

X

- D7 D6 D5 D4 D3 D2 D1 D0 X Y Z
- 0 0 0 0 0 0 0 1 0 0 0
- 0 0 0 0 0 0 1 0 0 0 1
- 0 0 0 0 0 1 0 0 0 1 0
- 0 0 0 0 1 0 0 0 0 1 1
- 0 0 0 1 0 0 0 0 1 0 0
- 0 0 1 0 0 0 0 0 1 0 1
- 0 1 0 0 0 0 0 0 1 1 0
- 1 0 0 0 0 0 0 0 1 1 1





X

X

X

X

×



×

X

X

X

# **Implementation**







X

 $\overset{+}{\mathsf{X}}$ 

X

×

X

×

# De-Multiplexers

- De-Multiplexers
- A De-multiplexer (De-Mux) can be described as a combinational circuit that performs the reverse operation of a Multiplexer.
- A De-multiplexer has a single input, 'n' selection lines and a maximum of 2<sup>n</sup> outputs.
- The following image shows the block diagram of a 1 \* 4 De-multiplexer.







X





















# **Function Table 4\*1**

| S1 | S0 | у  |  |
|----|----|----|--|
| 0  | 0  | 10 |  |
| 0  | 1  | I1 |  |
| 1  | 0  | 12 |  |
| 1  | 1  | 13 |  |









X

# Implementation of 3AND and 1 OR

































X

×

X

X

#### Programmable Logic Array(PLA)

- Programmable Logic Array(PLA) is a fixed architecture logic device with programmable AND gates followed by programmable OR gates.
- Basic block diagram for PLA:





























## **Truth Table**

- F1 = AB'C' + ABC' + ABC on simplifying we get : F1 = AB + AC'
- F2 = A'BC + AB'C + ABC on simplifying we get: F2 = BC + AC

| A | В | C | F1 | F2 |
|---|---|---|----|----|
| 0 | 0 | 0 | 0  | 0  |
| 0 | 0 | 1 | 0  | 0  |
| 0 | 1 | 0 | 0  | 0  |
| 0 | 1 | 1 | 0  | 1  |
| 1 | 0 | 0 | 1  | 0  |
| 1 | 0 | 1 | 0  | 1  |
| 1 | 1 | 0 | 1  | 0  |
| 1 | 1 | 1 | 1  | 1  |

























# Circuit Diagram X + X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X <li









- Digital logic circuits are the basis of digital systems. These logic circuits are a set of logic gates that show logical equivalence between two different groups of binary numbers.
- These digital logic circuits use 0 and 1 for on/off conditions, where 0 represents on, and 1 represents off conditions.
- Digital Logic Circuits are digital devices that use logic gates, ALU's, microprocessors, RAM, ROM to control other circuits. It is a specific form of logic circuit that processes the numerical values 0 and 1.























- Digital circuits are also called logical circuits because they perform logical operations on digital signals. Digital circuits use logic gates like AND, OR, NOT, NAND, and NOR to perform the required digital operations.
- A digital circuit is a circuit containing digital logic. Digital circuits are the most common physical implementation of **Boolean algebra** and binary arithmetic and are the basis of all modern computers.
- It is because digital circuits are mainly used to process data that has only two values, such as true or false.
- In other words, it can be said that a digital circuit's primary function is to process the information that manages the binary system. Digital circuits are called logical circuits because they perform logical operations and produce results that can be interpreted as True or False.

























| Name                         | Graphic<br>symbol | Algebraic function                     | Truth<br>table                                                                                              | Input<br>sensitivity |
|------------------------------|-------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------|
| AND                          | A x               | $x = A \cdot B$ or $x = AB$            | $\begin{array}{c cccc} A & B & x \\ \hline 0 & 0 & 0 \\ 0 & 1 & 0 \\ 1 & 0 & 0 \\ 1 & 1 & 1 \\ \end{array}$ | 0                    |
| OR                           | A                 | x = A + B                              | $\begin{array}{c cccc} A & B & x \\ \hline 0 & 0 & 0 \\ 0 & 1 & 1 \\ 1 & 0 & 1 \\ 1 & 1 & 1 \\ \end{array}$ | 1                    |
| Inverter                     | Ax                | x = A'                                 | $\begin{array}{c c} A & x \\ \hline 0 & 1 \\ 1 & 0 \end{array}$                                             | Not Applicable       |
| Buffer                       | A x               | x = A                                  | A   x   0   0   1   1                                                                                       | Not Applicable       |
| NAND                         | A                 | x = (AB)'                              | $\begin{array}{c cccc} A & B & x \\ \hline 0 & 0 & 1 \\ 0 & 1 & 1 \\ 1 & 0 & 1 \\ 1 & 1 & 0 \\ \end{array}$ | 0                    |
| NOR                          | A                 | x = (A + B)'                           | $\begin{array}{c cccc} A & B & x \\ \hline 0 & 0 & 1 \\ 0 & 1 & 0 \\ 1 & 0 & 0 \\ 1 & 1 & 0 \\ \end{array}$ | 1                    |
| Exclusive-OR<br>(XOR)        | A                 | $x = A \oplus B$ or $x = A'B + AB'$    | $\begin{array}{c cccc} A & B & x \\ \hline 0 & 0 & 0 \\ 0 & 1 & 1 \\ 1 & 0 & 1 \\ 1 & 1 & 0 \\ \end{array}$ | Not Applicable       |
| Exclusive-NOR or equivalence | A                 | $x = (A \oplus B)'$ or $x = A'B + AB'$ | A B x 0 0 1 0 1 0 1 0 0 1 1 1 1                                                                             | Not Applicable       |

Figure 1-2 Digital logic gates with applicable input sensitivity values.



## **Basics of Logic Gates**

- Logic gates are used to carry out logical operations on single or multiple binary inputs and give one binary output. In simple terms, logic gates are the electronic circuits in a digital system.
- Types of Basic Logic Gates
- There are several basic logic gates used in performing operations in digital systems. The common ones are
- OR Gate
- AND Gate
- NOT Gate
- XOR Gate
- Additionally, these gates can also be found in a combination of one or two. Therefore, we get other gates, such as NAND Gate, NOR Gate, EXOR Gate and EXNOR Gate.

























## 0.0

## **OR GATE**

- OR Gate
- In an OR gate, the output of an OR gate attains state 1 if one or more inputs attain state 1.



The Boolean expression of the OR gate is Y = A + B, read as Y equals A 'OR' B. The truth table of a two-input OR basic gate is given as

| A | В | Y |   |
|---|---|---|---|
| 0 | 0 | 0 |   |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 1 |   |
| 1 | 1 | 1 |   |



X

X

X





X

- AND Gate
- In the AND gate, the output of an AND gate attains state 1 if and only if all the inputs are in state 1. The Boolean expression of AND gate is Y = A.B
- The truth table of a two-input AND basic gate is given as

| A | В | Y |  |
|---|---|---|--|
| 0 | 0 | 0 |  |
| 0 | 1 | 0 |  |
| 1 | 0 | 0 |  |
| 1 | 1 | 1 |  |







X

X



- NOT Gate
- In a NOT gate, the output of a NOT gate attains state 1 if and only if the input does not attain state
- The Boolean expression is

Y=A

- It is read as Y equals NOT A.
- The truth table of NOT gate is as follows

| A | Υ |  |
|---|---|--|
| 0 | 1 |  |
| 1 | 0 |  |





























## **NAND GATE**



- This basic logic gate is the combination of AND and NOT gates.
- The Boolean expression of the NAND gate is
- Y=A.B
- The truth table of a NAND gate is given as

| e is given as |   |   |  |  |  |
|---------------|---|---|--|--|--|
| A             | В | Υ |  |  |  |
| 0             | 0 | 1 |  |  |  |
| 0             | 1 | 1 |  |  |  |
|               |   |   |  |  |  |

1

| A—Input | У      |
|---------|--------|
| В—      | Output |

























## **NOR GATE**

- NOR Gate
- This gate is the combination of OR and NOT gates.
- The Boolean expression of the NOR gate is
- Y=A+B
- The truth table of a NOR gate is as follows

| A | В | Y |   |
|---|---|---|---|
| 0 | 0 | 1 |   |
| 0 | 1 | 0 | 4 |
| 1 | 0 | 0 |   |
| 1 | 1 | 0 |   |



























- Exclusive-OR gate (XOR Gate)
  - Exclusive-OR gate (XOR Gate)
  - In an XOR gate, the output of a two-input XOR gate attains state 1 if one adds only input and attains state 1.
  - The Boolean Expression for XOR gate is



• A.B+A.B or Y=A + B

| A | В | Y |  |
|---|---|---|--|
| 0 | 0 | 1 |  |
| 0 | 1 | 0 |  |
| 1 | 0 | 0 |  |
| 1 | 1 | 0 |  |





X

X

X

×

X

X



X

X

×



- Synthesis is the process of generating a circuit that realizes a functional behavior of a logic system from a given description (stated in form of verbal statements, truth table, K-map, state diagram, etc.)
- Example: Synthesize a logic function that realizes the following truth table. Use AND, OR, and NOT gates

| x1 | x2 | F(x1,x2) |
|----|----|----------|
| 0  | 0  | 1        |
| 0  | 1  | 1        |
| 1  | 0  | 0        |
| 1  | 1  | 1        |

























# **Synthesis of Digital Circuits**

- Synthesis of digital circuits
  - Two implementations of a function



(a) Canonical sum-of-products



Minimal Cost Realization





























## Synthesis of digital circuits

- Synthesis is the process of generating a circuit that realizes a functional behavior of a logic system from a given description (stated in form of verbal statements, truth table, K-map, state diagram, etc.)
- Example: Synthesize a logic function that realizes the following truth table. Use AND, OR, and NOT gates

| x1 | x2 | F(x1,x2) |  |
|----|----|----------|--|
| 0  | 0  | 1        |  |
| 0  | 1  | 1        |  |
| 1  | 0  | 0        |  |
| 1  | 1  | 1        |  |



























| Row Number | X1 | x2 | х3 | F(x1,x2,x3) |
|------------|----|----|----|-------------|
| 0          | 0  | 0  | 0  | 0           |
| 1          | 0  | 0  | 1  | 1           |
| 2          | 0  | 1  | 0  | 0           |
| 3          | 0  | 1  | 1  | 0           |
| 4          | 1  | 0  | 0  | 1           |
| 5          | 1  | 0  | 1  | 1           |
| 6          | 1  | 1  | 0  | 1           |
| 7          | 1  | 1  | 1  | 0           |

























# **Synthesis of Digital Circuits**

# Synthesis of digital circuits

• Minimal Sum of Product Realisation



Minimal product of sum Realisation



























• K-map can take two forms Sum of Product (SOP) and Product of Sum (POS) according to the need of problem. K-map is table like representation but it gives more information than TRUTH TABLE. We fill grid of K-map with 0's and 1's then solve it by making groups.

#### • Steps to solve expression using K-map-

- 1. Select K-map according to the number of variables.
- 2. Identify minterms or maxterms as given in problem.
- 3. For SOP put 1's in blocks of K-map respective to the minterms (0's elsewhere).
- 4. For POS put 0's in blocks of K-map respective to the maxterms(1's elsewhere).
- 5. Make rectangular groups containing total terms in power of two like 2,4,8 ..(except 1) and try to cover as many elements as you can in one group.
- 6. From the groups made in step 5 find the product terms and sum them up for SOP form.























# **SOP Form K-Map for 3 variable**





























# **SOP Form K-Map for 4 Variable**









X

X

×



#### k - Map

2<sup>nd</sup> pair

X

| 1st quad             | $m_0 + m_2 + m_8 + m_{10}$                                                                                                                                                                                |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | $= \overline{P} \overline{Q} \overline{R} \overline{S} + \overline{P} \overline{Q} R \overline{S} + P \overline{Q} \overline{R} \overline{S} + P \overline{Q} R \overline{S} = \overline{Q} \overline{S}$ |
| 2 <sup>nd</sup> quad | $m_5 + m_7 + m_{13} + m_{15}$                                                                                                                                                                             |
|                      | $= \overline{P} Q \overline{R} S + \overline{P} Q R S + P Q \overline{R} S + PQRS$                                                                                                                        |
| 1st pair             | $= P\overline{O} RS + P\overline{O} R\overline{S} = P\overline{O} R$                                                                                                                                      |

Reduced Expression =  $\overline{Q}$   $\overline{S}$  + QS + P  $\overline{Q}$  R + PR  $\overline{S}$ 

 $= PQR\bar{S} + P\bar{Q}R\bar{S} = PR\bar{S}$ 







 $\overset{\scriptscriptstyle{+}}{\times}$ 

X

×

# **POS FORM K-Map for 3 variable**

$$F(A,B,C)=\pi(0,3,6,7)$$



From red group we find terms

A B

Taking complement of these two

A' B'

Now sum up them

(A' + B')

From brown group we find terms

B C

Taking complement of these two terms

B' C'

Now sum up them

(B'+C')

From yellow group we find terms

A' B' C'

Taking complement of these two

ABC

Now sum up them

(A + B + C)

We will take product of these three terms:

Final expression -(A' + B')(B' + C')(A + B + C)





X

X

X

×

X

×



# **POS FORM K-Map for 4 variable**













## Flip Flop



- 1. SR Flip Flop
- 2. JK Flip Flop
- 3. D Flip Flop
- 4. T Flip Flop
- Logic diagrams and truth tables of the different types of flip-flops
- are as follows:
- S-R Flip Flop:
- Characteristics Equation for SR Flip Flop:  $Q_{N+1} = Q_N R' + SR'$



#### TRUTH TABLE

| S | R | Q <sub>N</sub> | $Q_{N+1}$ |
|---|---|----------------|-----------|
| 0 | 0 | 0              | 0         |
| 0 | 0 | 1              | 1         |
| 0 | 1 | 0              | 0         |
| 0 | 1 | 1              | 0         |
| 1 | 0 | 0              | 1         |
| 1 | 0 | 1              | 1         |
| 1 | 1 | 0              | -         |
| 1 | 1 | 1              | -         |





X

X









# JK FLIP FLOP



#### TRUTH TABLE

| J | K | Q <sub>N</sub> | $Q_{N+1}$ |
|---|---|----------------|-----------|
| o | О | 0              | 0         |
| О | О | 1              | 1         |
| О | 1 | 0              | 0         |
| o | 1 | 1              | 0         |
| 1 | 0 | 0              | 1         |
| 1 | О | 1              | 1         |
| 1 | 1 | 0              | 1         |
| 1 | 1 | 1              | О         |



















# **D-Flip Flop**



| Q | D | Q(t+1) |  |
|---|---|--------|--|
| 0 | 0 | 0      |  |
| 0 | 1 | 1      |  |
| 1 | 0 | 0      |  |
| 1 | 1 | 1      |  |

Characteristics Equation for D Flip Flop:  $Q_{N+1} = D$ 















×











# T FLIP FLOP



| T | $Q_{_{n}}$ | $Q_{n+1}$ |
|---|------------|-----------|
| 0 | 0          | 0         |
| 0 | 1          | 1         |
| 1 | 0          | 1         |
| 1 | 1          | 0         |

| JG |        |                  |
|----|--------|------------------|
|    | DEEMED | TO BE UNIVERSITY |























# LOGIC GATES

| Name                               | Graphic<br>symbol | Algebraic function                | Trut h<br>table                 |
|------------------------------------|-------------------|-----------------------------------|---------------------------------|
| AND                                | <i>x</i>          | $F = x \cdot y$                   | x y F 0 0 0 0 1 0 1 0 0 1 1 1 1 |
| OR                                 | <i>x y F</i>      | F = x + y                         | x y F 0 0 0 0 1 1 1 0 1 1 1 1   |
| Inverter                           | x — F             | $F = x^*$                         | x F<br>0 1<br>1 0               |
| Buffer                             | x — F             | F = x                             | x F 0 0 1 1                     |
| NAND                               | <i>x y F</i>      | $F = (xy)^*$                      | x y F 0 0 1 0 1 1 1 0 1 1 1 0   |
| NOR                                | x<br>y            | $F = (x + y)^r$                   | x y F 0 0 1 0 1 0 1 0 0 1 1 0   |
| Exclusive-OR<br>(XOR)              | x                 | $F = xy' + x'y$ $= x \oplus y$    | x y F 0 0 0 0 1 1 1 0 1 1 1 0   |
| Exclusive-NOR<br>or<br>equivalence | x                 | $F = xy + x'y'$ $= (x \oplus y)'$ | x y F 0 0 1 0 1 0 1 0 0 1 1 1   |





# **Did You Know?**

 $\overset{\scriptscriptstyle{+}}{\mathsf{x}}$ 

X







X

 $\overset{\scriptscriptstyle{+}}{\mathsf{X}}$ 

X

X

×



#### **Outcomes:**



- a. Discuss the theory functionality and basic architecture of CPU
- b. Discuss the Design Issues on the basis of speed, Technology, cost and performance.
- c. Illustrate the different Logic Gates and Minimization of Logic gates.





















# **Terminal Questions**

- 1) What are the different types of Logic Gates?
- 2) What is Encoders?





















# **Reference Links**

• <a href="https://www.geekforgeeks.org/computer">https://www.geekforgeeks.org/computer</a> organization

#### **Reference Material:**

• William Stallings "Computer Organization and Architecture",6<sup>Th</sup> Edition,Pearson/PHISBN:10:0-13-609704-9



















×











